Design and Implementation of Fractional Order Differintegrators Using Reduced s to z Transforms


Cite item

Full Text

Open Access Open Access
Restricted Access Access granted
Restricted Access Subscription Access

Abstract

The Design and implementation of fractional order digital differentiators and integrators is the main objective of this paper. Identify the novel reduced s to z transforms calculated using model order reduction techniques. Thus the transforms are discretized directly using Continued Fraction Expansion (CFE).The designed differentiators and integrators are implemented on Xilinx Spartan 3E field programmable gate arrays (FPGA) and are tested using the sinusoidal, square and triangular waveforms. The practical results agree with the theoretical ones.

About the authors

K. Rajasekhar

Department of Electronics and Communication Engineering, Jawaharlal Nehru Technological University Kakinada

Author for correspondence.
Email: rajakarumuri87@gmail.com
India, Andhra Pradesh, 533003

B. T. Krishna

Department of Electronics and Communication Engineering, Jawaharlal Nehru Technological University Kakinada

Author for correspondence.
Email: tkbattula@gmail.com
India, Andhra Pradesh, 533003

Supplementary files

Supplementary Files
Action
1. JATS XML

Copyright (c) 2018 Pleiades Publishing, Inc.