Design and Implementation of Fractional Order Differintegrators Using Reduced s to z Transforms
- 作者: Rajasekhar K.1, Krishna B.T.1
 - 
							隶属关系: 
							
- Department of Electronics and Communication Engineering, Jawaharlal Nehru Technological University Kakinada
 
 - 期: 卷 63, 编号 12 (2018)
 - 页面: 1406-1417
 - 栏目: Dynamic Chaos in Radiophysics and Electronics
 - URL: https://journals.rcsi.science/1064-2269/article/view/199311
 - DOI: https://doi.org/10.1134/S1064226918120185
 - ID: 199311
 
如何引用文章
详细
The Design and implementation of fractional order digital differentiators and integrators is the main objective of this paper. Identify the novel reduced s to z transforms calculated using model order reduction techniques. Thus the transforms are discretized directly using Continued Fraction Expansion (CFE).The designed differentiators and integrators are implemented on Xilinx Spartan 3E field programmable gate arrays (FPGA) and are tested using the sinusoidal, square and triangular waveforms. The practical results agree with the theoretical ones.
作者简介
K. Rajasekhar
Department of Electronics and Communication Engineering, Jawaharlal Nehru Technological University Kakinada
							编辑信件的主要联系方式.
							Email: rajakarumuri87@gmail.com
				                					                																			                												                	印度, 							Andhra Pradesh, 533003						
B. Krishna
Department of Electronics and Communication Engineering, Jawaharlal Nehru Technological University Kakinada
							编辑信件的主要联系方式.
							Email: tkbattula@gmail.com
				                					                																			                												                	印度, 							Andhra Pradesh, 533003						
补充文件
				
			
						
						
					
						
						
				