Design and Implementation of Fractional Order Differintegrators Using Reduced s to z Transforms


如何引用文章

全文:

开放存取 开放存取
受限制的访问 ##reader.subscriptionAccessGranted##
受限制的访问 订阅存取

详细

The Design and implementation of fractional order digital differentiators and integrators is the main objective of this paper. Identify the novel reduced s to z transforms calculated using model order reduction techniques. Thus the transforms are discretized directly using Continued Fraction Expansion (CFE).The designed differentiators and integrators are implemented on Xilinx Spartan 3E field programmable gate arrays (FPGA) and are tested using the sinusoidal, square and triangular waveforms. The practical results agree with the theoretical ones.

作者简介

K. Rajasekhar

Department of Electronics and Communication Engineering, Jawaharlal Nehru Technological University Kakinada

编辑信件的主要联系方式.
Email: rajakarumuri87@gmail.com
印度, Andhra Pradesh, 533003

B. Krishna

Department of Electronics and Communication Engineering, Jawaharlal Nehru Technological University Kakinada

编辑信件的主要联系方式.
Email: tkbattula@gmail.com
印度, Andhra Pradesh, 533003

补充文件

附件文件
动作
1. JATS XML

版权所有 © Pleiades Publishing, Inc., 2018