🔧На сайте запланированы технические работы
25.12.2025 в промежутке с 18:00 до 21:00 по Московскому времени (GMT+3) на сайте будут проводиться плановые технические работы. Возможны перебои с доступом к сайту. Приносим извинения за временные неудобства. Благодарим за понимание!
🔧Site maintenance is scheduled.
Scheduled maintenance will be performed on the site from 6:00 PM to 9:00 PM Moscow time (GMT+3) on December 25, 2025. Site access may be interrupted. We apologize for the inconvenience. Thank you for your understanding!

 

Organizing the memory array of multiport register files to reduce power consumption


如何引用文章

全文:

开放存取 开放存取
受限制的访问 ##reader.subscriptionAccessGranted##
受限制的访问 订阅存取

详细

This paper presents a method for designing the memory array of a multiport register file that makes it possible to reduce power consumption. The method is based on reorganizing the transistors in the read ports of a bitcell, as well as in the communication element between the local and global read bit lines. The method is adapted to the 28-nm technology. For comparative analysis, several layout variants were designed. For these layouts, by simulation, the power consumption values in the active mode and the leakage current values are obtained. As a result of the investigations, the active power consumption in the memory array is reduced by up to 19% and the leakage currents are reduced by 53% without loss of speed.

作者简介

L. Solovyeva

Scientific Research Institute of System Analysis

编辑信件的主要联系方式.
Email: lsolov@cs.niisi.ras.ru
俄罗斯联邦, Moscow, 117218

P. Kirichenko

Scientific Research Institute of System Analysis

Email: lsolov@cs.niisi.ras.ru
俄罗斯联邦, Moscow, 117218

补充文件

附件文件
动作
1. JATS XML

版权所有 © Pleiades Publishing, Ltd., 2017