Stacked Gate FinFET with Gate Extension for Improved Gate Control
- Авторы: Sangeeta Mangesh 1, Chopra P.2, Saini K.3
-
Учреждения:
- Department of Electronics Engineering JSS Academy of Technical Education
- Ajay Kumar Garg Engineering College
- National Physical Laboratories
- Выпуск: Том 47, № 6 (2018)
- Страницы: 443-448
- Раздел: Article
- URL: https://journals.rcsi.science/1063-7397/article/view/186943
- DOI: https://doi.org/10.1134/S1063739718660010
- ID: 186943
Цитировать
Аннотация
Referring to the experimental data available, a modified pile gate bulk FinFET device with trapezoidal cross-section is analyzed through this paper. Two special features of Pile gate FinFET are trapezoidal cross-section and extended gate. The comprehensive performance metrics analysis justifies its improved performanceas compared to normal bulk FinFET. The device design analysis is also carried out for varying fin height, length of extension of the gate structure and bottom gate material work function. Thermal reliability is justified through analyzing electrical propertied for varying temperatures. The performance metrics considered for the analysis include threshold voltage, transconductance Subthreshold Slope, Drain Induced Barrier Lowering and Gate Induced Drain Leakage current.
Об авторах
Sangeeta Mangesh
Department of Electronics Engineering JSS Academy of Technical Education
Автор, ответственный за переписку.
Email: sangeetamangesh@gmail.com
Индия, Noida, UP, 201301
Pradeep Chopra
Ajay Kumar Garg Engineering College
Email: sangeetamangesh@gmail.com
Индия, Ghaziabad, UP, 201009
Krishan Saini
National Physical Laboratories
Email: sangeetamangesh@gmail.com
Индия, New Delhi, 110012
Дополнительные файлы
