An 8-bit flash analog-to-digital converter with an array of redundant comparators


Citar

Texto integral

Acesso aberto Acesso aberto
Acesso é fechado Acesso está concedido
Acesso é fechado Somente assinantes

Resumo

The circuit design and the topology of an 8-bit analog-to-digital converter (ADC) are presented. It is shown that the differential nonlinearity can be reduced by using three comparators and a majorizing element for formation of each bit of the thermometric code. Computer simulation and measurements of reference ADC chips fabricated using the UMC 180-nanometer CMOS technology confirmed the operability of the proposed design. A power consumption of 93 mW, an effective number of bits of 5.8, and a differential nonlinearity of 0.03 bits have been obtained

Sobre autores

D. Budanov

St. Petersburg State Polytechnic University

Autor responsável pela correspondência
Email: dmitriy.budanov@gmail.com
Rússia, St. Petersburg, 195251

D. Morozov

St. Petersburg State Polytechnic University

Email: dmitriy.budanov@gmail.com
Rússia, St. Petersburg, 195251

M. Pilipko

St. Petersburg State Polytechnic University

Email: dmitriy.budanov@gmail.com
Rússia, St. Petersburg, 195251

Arquivos suplementares

Arquivos suplementares
Ação
1. JATS XML

Declaração de direitos autorais © Pleiades Publishing, Inc., 2017