An 8-bit flash analog-to-digital converter with an array of redundant comparators


如何引用文章

全文:

开放存取 开放存取
受限制的访问 ##reader.subscriptionAccessGranted##
受限制的访问 订阅存取

详细

The circuit design and the topology of an 8-bit analog-to-digital converter (ADC) are presented. It is shown that the differential nonlinearity can be reduced by using three comparators and a majorizing element for formation of each bit of the thermometric code. Computer simulation and measurements of reference ADC chips fabricated using the UMC 180-nanometer CMOS technology confirmed the operability of the proposed design. A power consumption of 93 mW, an effective number of bits of 5.8, and a differential nonlinearity of 0.03 bits have been obtained

作者简介

D. Budanov

St. Petersburg State Polytechnic University

编辑信件的主要联系方式.
Email: dmitriy.budanov@gmail.com
俄罗斯联邦, St. Petersburg, 195251

D. Morozov

St. Petersburg State Polytechnic University

Email: dmitriy.budanov@gmail.com
俄罗斯联邦, St. Petersburg, 195251

M. Pilipko

St. Petersburg State Polytechnic University

Email: dmitriy.budanov@gmail.com
俄罗斯联邦, St. Petersburg, 195251

补充文件

附件文件
动作
1. JATS XML

版权所有 © Pleiades Publishing, Inc., 2017