Extracting a Logic Gate Network from a Transistor-Level CMOS Circuit


如何引用文章

全文:

开放存取 开放存取
受限制的访问 ##reader.subscriptionAccessGranted##
受限制的访问 订阅存取

详细

In this paper, we address the problem of converting a flat CMOS circuit of transistors in the SPICE format into a hierarchical circuit of CMOS gates in the same format. This problem arises in the process of layout versus schematic (LVS) verification, as well as when reengineering integrated circuits. A method for recognizing subcircuits (CMOS gates) is described. The method is implemented as a C++ program; it recognizes subcircuits that are described by the same logic functions but are not isomorphic at the transistor level as different ones. This provides the isomorphism of the original and decompiled circuits.

作者简介

D. Cheremisinov

United Institute of Informatics Problems, National Academy of Sciences of Belarus

编辑信件的主要联系方式.
Email: cher@newman.bas-net.by
白俄罗斯, Minsk, 220012

L. Cheremisinova

United Institute of Informatics Problems, National Academy of Sciences of Belarus

Email: cher@newman.bas-net.by
白俄罗斯, Minsk, 220012

补充文件

附件文件
动作
1. JATS XML

版权所有 © Pleiades Publishing, Ltd., 2019