Extracting a Logic Gate Network from a Transistor-Level CMOS Circuit
- 作者: Cheremisinov D.I.1, Cheremisinova L.D.1
-
隶属关系:
- United Institute of Informatics Problems, National Academy of Sciences of Belarus
- 期: 卷 48, 编号 3 (2019)
- 页面: 187-196
- 栏目: Article
- URL: https://journals.rcsi.science/1063-7397/article/view/187129
- DOI: https://doi.org/10.1134/S106373971903003X
- ID: 187129
如何引用文章
详细
In this paper, we address the problem of converting a flat CMOS circuit of transistors in the SPICE format into a hierarchical circuit of CMOS gates in the same format. This problem arises in the process of layout versus schematic (LVS) verification, as well as when reengineering integrated circuits. A method for recognizing subcircuits (CMOS gates) is described. The method is implemented as a C++ program; it recognizes subcircuits that are described by the same logic functions but are not isomorphic at the transistor level as different ones. This provides the isomorphism of the original and decompiled circuits.
作者简介
D. Cheremisinov
United Institute of Informatics Problems, National Academy of Sciences of Belarus
编辑信件的主要联系方式.
Email: cher@newman.bas-net.by
白俄罗斯, Minsk, 220012
L. Cheremisinova
United Institute of Informatics Problems, National Academy of Sciences of Belarus
Email: cher@newman.bas-net.by
白俄罗斯, Minsk, 220012
补充文件
