The architecture of a branching prediction module based on a memristor and spintronic units with ultra-low power consumption


如何引用文章

全文:

开放存取 开放存取
受限制的访问 ##reader.subscriptionAccessGranted##
受限制的访问 订阅存取

详细

The use of new technological components in integrated circuits allowed achieving a high parts density, low power consumption, as well as close association of memory and logic in the computing modules. The article describes the implementation of a branching prediction device based on memristors and spintronic threshold elements to use optimal the computing resources of the processor. Use of the local analog computing allowed realizing the module architecture carrying out a branching algorithm with the ability to specify the acceptable accuracy. Through comparative analysis with digital implementation of a neural algorithm, the proposed approach permits us to increase the energy efficiency significantly and reduce the hardware resources with a comparable accuracy of prediction and performance.

作者简介

A. Kovalev

The College of Electronics and Electronic Equipment Engineering

编辑信件的主要联系方式.
Email: avkovalev@sfedu.ru
俄罗斯联邦, ul. Shevchenko 2, Taganrog, 347928


版权所有 © Pleiades Publishing, Ltd., 2016
##common.cookie##