Use of the Modification of the Petri Nets Algorithm for the Logic Simulation of Gate-Level Logic Circuits


如何引用文章

全文:

开放存取 开放存取
受限制的访问 ##reader.subscriptionAccessGranted##
受限制的访问 订阅存取

详细

An event-driven simulation algorithm is the main algorithm for the simulation of digital circuits used in digital simulators. However, the implicit choice of the firing sequence of simultaneously switching signals can lead to differences in the simulation results. A new algorithm for the event-driven logic simulation of digital integrated circuits based on the use of the modified mathematical apparatus of Petri nets is proposed. The Petri nets apparatus makes it possible to simulate parallel constructs using sequential instructions. Therefore, there is no need to separate events with a δ-delay. The described approach makes it possible to eliminate the ambiguity of switching signals that occur at the same time due to not using the δ-delay. The results of the algorithm’s work are presented using the gate-level simulation of a number of combinational and sequential circuits as an example. The obtained timing diagrams, as well as the simulation time, show that the proposed algorithm is not inferior to the existing simulation tools in terms of reliability and performance.

作者简介

D. Bulakh

National Research University of Electronic Technology

编辑信件的主要联系方式.
Email: dima@pkims.ru
俄罗斯联邦, Moscow

G. Kazennov

National Research University of Electronic Technology

编辑信件的主要联系方式.
Email: gkazn@mail.ru
俄罗斯联邦, Moscow

A. Lapin

National Research University of Electronic Technology

编辑信件的主要联系方式.
Email: xanderius@mail.ru
俄罗斯联邦, Moscow

补充文件

附件文件
动作
1. JATS XML

版权所有 © Pleiades Publishing, Ltd., 2018