A sample and hold device


如何引用文章

全文:

开放存取 开放存取
受限制的访问 ##reader.subscriptionAccessGranted##
受限制的访问 订阅存取

详细

Typical sample and hold devices (SHDs) are characterized by a number of drawbacks: zero offset at the SHD output caused mainly by the zero-offset voltage of the operational amplifiers that are parts of the SHD, significant sampling time due to the need to use a storage capacitor with the largest possible capacity to increase the storage time, and the uncertainty of the sampling time conditioned by the recharge mode of the storage capacitor, which is a commutation process with nonzero initial conditions of a random character. An attempt to stabilize the sampling time with simultaneous minimization resulted in the development of an accelerated recharging procedure for the SHD storage capacitor based on amplification of the input signal, forced recharging of the storage capacitor, and determination of the amplitude equity moment of the memorized analogue system and the SHD output signal.

作者简介

S. Bondar’

Stavropol State Agrarian University

编辑信件的主要联系方式.
Email: journal-elektrotechnika@mail.ru
俄罗斯联邦, Stavropol

M. Mastepanenko

Stavropol State Agrarian University

Email: journal-elektrotechnika@mail.ru
俄罗斯联邦, Stavropol

Sh. Gabrielyan

Stavropol State Agrarian University

Email: journal-elektrotechnika@mail.ru
俄罗斯联邦, Stavropol

I. Vorotnikov

Stavropol State Agrarian University

Email: journal-elektrotechnika@mail.ru
俄罗斯联邦, Stavropol

补充文件

附件文件
动作
1. JATS XML

版权所有 © Allerton Press, Inc., 2017