Automatic Abstraction of Combinational Logic Circuit from Scanned Document Page Images


Citar

Texto integral

Acesso aberto Acesso aberto
Acesso é fechado Acesso está concedido
Acesso é fechado Somente assinantes

Resumo

Information extraction from scanned document page images is an important issue in image analysis. The main objectives of this work are: vectorization of image of the digital logic-gate circuits as graph, and automatic generation of Boolean expression. We have employed a novel method for circuit component separation using morphological operators. Connecting wires (in the form of poly lines in the image) lead to adjacency matrix describing directed interconnection between logic gates. Logic gate symbols are recognized by support vector machine (SVM) based on the features obtained by deep convolutional neural network (DCNN). Finally, we exploit this abstract representation of digital logic circuit as a graph to determine the Boolean expression. The approach is tested on a dataset developed by us and the results are encouraging.

Sobre autores

Ramanath Datta

St. Thomas’ College of Engineering and Technology

Autor responsável pela correspondência
Email: rndatta@stcet.ac.in
Índia, Kolkata

Sekhar Mandal

Indian Institute of Engineering Science and Technology

Autor responsável pela correspondência
Email: sekhar@cs.iiests.ac.in
Índia, Shibpur

Samit Biswas

Indian Institute of Engineering Science and Technology

Autor responsável pela correspondência
Email: samit@cs.iiests.ac.in
Índia, Shibpur

Arquivos suplementares

Arquivos suplementares
Ação
1. JATS XML

Declaração de direitos autorais © Pleiades Publishing, Ltd., 2019