Analyzing the Impact of Augmented Transistor NMOS Configuration on Parameters of 4x1 Multiplexer
- 作者: Jain P.1, Joshi A.1
-
隶属关系:
- Malaviya National Institute of Technology
- 期: 卷 61, 编号 3 (2018)
- 页面: 121-127
- 栏目: Article
- URL: https://journals.rcsi.science/0735-2727/article/view/177195
- DOI: https://doi.org/10.3103/S0735272718030044
- ID: 177195
如何引用文章
详细
This paper represents the power and delay analysis of 4×1 multiplexer based on Augmented Transistor NMOS (AT-NMOS) configurations. Transistor’s total channel width at multiple levels are considered to determine the leakage power and delay performance at 45 nm technology. It is evaluated that the performance parameter is improved in the proposed design based on Augmented Shorted Gate-Source PMOS with NMOS (ASG-S PMOS-NMOS) configuration as compared to the 4×1 multiplexer based on Static Threshold AT-NMOS (ST-ATNMOS) configuration. Using this combination, we obtain the desired performance parameters of the design. In this paper, two types of 4×1 multiplexer models are introduced. It is shown that the leakage power can be largely reduced. The delay performance is also improved up to 5% at 1 V power supply under consideration of multiple levels of transistor’s channel width due to evaluation of differentAT-NMOSconfigurations based 4×1 multiplexer models. The simulation work has been carried out using the Cadence Analog Virtuoso Spectre Simulator at 45 nm CMOS technology.
作者简介
Prateek Jain
Malaviya National Institute of Technology
编辑信件的主要联系方式.
Email: prtk.ieju@gmail.com
印度, Jaipur
A. Joshi
Malaviya National Institute of Technology
Email: prtk.ieju@gmail.com
印度, Jaipur